# **AVR Timer/Counter Interrupt**

Erdefi Rakun

## Sources of interrupts in AVR

#### Covered by ICO:

- 1. External Interrupt
- 2. Internal Interrupt / Timer Interrupt



Tim Dosen POK 2017

# Timer / Counter?



Tim Dosen POK 2017

#### Timer / Counter

- Many applications need to count an event or generate time delays.
- Counter registers in microcontrollers for this purpose.
- Timer is a simple counter.
- Input clock and operation of timer is independent of the program execution.
- AVR has two 8-bit and one 16-bit timer
- AVR can be configured to execute interrupts if a timer event has occurred.

#### How the Timer Works.

- Increment the counter variable (counter register, TCNT).
- In order to increment the counter register,
   the timer has to access the clock source.
- The frequency of the clock source determines the increment (rate of change) of the counter register.

# Timer Interrupt?



### Timer Interrupt

- Interrupt is activated by the timer/counter.
- If the timer/counter reaches a certain condition (see chart), the interrupt will activate.
- There are 3 types of timer interrupts:

| Addr   | Source       | Definition                     |
|--------|--------------|--------------------------------|
| \$003  | Timer1 Capt  | Timer/Counter` Capture Event   |
| \$004  | Timer1 CompA | Timer/Counter1 Compare Match A |
| \$005  | Timer1 CompB | Timer/Counter1 Compare Match B |
| \$ 006 | Timer1 Ovf   | Timer/Counter1 Overflow        |
| \$007  | Timero Ovf   | Timer/Countero Overflow        |
| \$ooE  | Timero Comp  | Timer/Countero Compare         |

#### **Timer Event**

AVR timer can be specified to monitor several events:

- Timer overflow means that the counter has counted up to its max value and is reset to zero in the next timer clock cycle. The timer over flow event causes Timer Overflow Flag (TOVx) to be set in TIFR.
- Compare match means that the timer will be checked against the preloaded Output Compare Register (OCRx). When the timer reaches the compare value, the corresponding Output Compare Flag (OCFx) in the TIFR register is set.
- Input capture means that there is a signal change in AVR input pin. This signal change causes timer value to be read and saved in the Input Capture Register (ICRx), and the Input Capture Flag (ICFx) in the TIFR will be set.

#### **Timer Event Notification**

- Timer operates independently of the program execution.
- For each timer event there is a corresponding status flag in the Timer Interrupt Flag register (TIFR).
- The occurrence of timer events require notification of processor to trigger the execution of corresponding action.
- Ways to monitor timer event:
  - polling
  - Interrupt
  - Changing the level of output pin automatically.

#### **Timer Event Notification**

#### **Polling**

```
in r16, TIFR ; load TIFR in register 16
sbrs r16, TOVO ; skip next instruction if bit (zero) in
; register (r16) is set
rjmp loop ; jump to loop if no Timero
; overflow occurred
; Event Service Code starts here
```

#### **Timer Event Notification**

#### SBRS – Skip if Bit in Register is Set

#### Description:

This instruction tests a single bit in a register and skips the next instruction if the bit is set.

#### Operation:

(i) If Rr(b) = 1 then  $PC \leftarrow PC + 2$  (or 3) else  $PC \leftarrow PC + 1$ 

Syntax:

Operands:

(i) SBRS Rr,b

 $0 \le r \le 31, 0 \le b \le 7$ 

#### **Program Counter:**

PC ← PC + 1, Condition false - no skip

 $PC \leftarrow PC + 2$ , Skip a one word instruction

PC ← PC + 3, Skip a two word instruction

#### 16-bit Opcode:

|  | 1111 | 111r | rrrr | ddd0 |
|--|------|------|------|------|
|--|------|------|------|------|

#### Timer Event Notification - 2

#### Interrupt

```
ldi r16, 1<<OCIE2
out TIMSK,r16 ; Enable timer output compare interrupt
sei ; Enable global interrupts</pre>
```

# Alamat dan fungsi I/O

| Address     | Hex Name | Function                               |
|-------------|----------|----------------------------------------|
| \$3F (\$5F) | SREG     | Status Register                        |
| \$3E (\$5E) | SPH      | Stack Pointer High                     |
| \$3D (\$5D) | SPL      | Stack Pointer Low                      |
| \$3B (\$5B) | GIMSK    | General Interrupt MaSK Register        |
| \$3A (\$5A) | GIFR     | General Interrupt Flag Register        |
| \$39 (\$59) | TIMSK    | Timer/Counter Interrupt MaSK Register  |
| \$38 (\$58) | TIFR     | Timer/Counter Interrupt Flag Register  |
| \$35 (\$55) | MCUCR    | MCU general Control Register           |
| \$33 (\$53) | TCCR0    | Timer/Counter 0 Control Register       |
| \$32 (\$52) | TCNT0    | Timer/Counter 0 (8-bit)                |
| \$2F (\$4F) | TCCR1A   | Timer/Counter 1 Control Register A     |
| \$2E (\$4E) | TCCR1B   | Timer/Counter 1 Control Register B     |
| \$2D (\$4D) | TCNT1H   | Timer/Counter 1 High Byte              |
| \$2C (\$4C) | TCNT1L   | Timer/Counter 1 Low Byte               |
| \$2B (\$4B) | OCR1AH   | Output Compare Register A High Byte    |
| \$2A (\$4A) | OCR1AL   | Output Compare Register A Low Byte     |
| \$29 (\$49) | OCR1AH   | Output Compare Register B High Byte    |
| \$28 (\$48) | OCR1AL   | Output Compare Register B Low Byte     |
| \$25 (\$45) | ICR1H    | T/C 1 Input Capture Register High Byte |
| \$24 (\$44) | ICR1L    | T/C 1 Input Capture Register Low Byte  |
| \$21 (\$41) | WDTCR    | Watchdog Timer Control Register        |
|             |          |                                        |

Tim Dosen POK 2017

### Basic registers of timers

- For each of the timers, there is a TCNTn (Timer/Counter) register
- TCNTn register is a counter. It counts up with each pulse.
- You can load a value into TCNTn register or read its value.

| Address     | Hex Name | Function                               |
|-------------|----------|----------------------------------------|
| \$3F (\$5F) | SREG     | Status Register                        |
| \$3E (\$5E) | SPH      | Stack Pointer High                     |
| \$3D (\$5D) | SPL      | Stack Pointer Low                      |
| \$3B (\$5B) | GIMSK    | General Interrupt MaSK Register        |
| \$3A (\$5A) | GIFR     | General Interrupt Flag Register        |
| \$39 (\$59) | TIMSK    | Timer/Counter Interrupt MaSK Register  |
| \$38 (\$58) | TIFR     | Timer/Counter Interrupt Flag Register  |
| \$35 (\$55) | MCUCR    | MCU general Control Register           |
| \$33 (\$53) | TCCR0    | Timer/Counter 0 Control Register       |
| \$32 (\$52) | TCNT0    | Timer/Counter 0 (8-bit)                |
| \$2F (\$4F) | TCCR1A   | Timer/Counter 1 Control Register A     |
| \$2E (\$4E) | TCCR1B   | Timer/Counter 1 Control Register B     |
| \$2D (\$4D) | TCNT1H   | Timer/Counter 1 High Byte              |
| \$2C (\$4C) | TCNT1L   | Timer/Counter 1 Low Byte               |
| \$2B (\$4B) | OCR1AH   | Output Compare Register A High Byte    |
| \$2A (\$4A) | OCR1AL   | Output Compare Register A Low Byte     |
| \$29 (\$49) | OCR1AH   | Output Compare Register B High Byte    |
| \$28 (\$48) | OCR1AL   | Output Compare Register B Low Byte     |
| \$25 (\$45) | ICR1H    | T/C 1 Input Capture Register High Byte |
| \$24 (\$44) | ICR1L    | T/C 1 Input Capture Register Low Byte  |
| \$21 (\$41) | WDTCR    | Watchdog Timer Control Register        |

#### Basic registers of timers

 Each timer has a TOVn (Timer Overflow) flag.



 Read / write from/to timer register using IN and OUT instructions.

#### Basic registers of timers

- Each timer also has the TCCRn (Timer/Counter control register) for setting modes of operation.
- Each timer also has an OCRn (Output Compare Register).
   The content of OCRn is compared with the content of TCNTn. When they are equal the OCFn (Output compare

Flag) flag will be set.

| Address     | Hex Name | Function                               |
|-------------|----------|----------------------------------------|
| \$3F (\$5F) | SREG     | Status Register                        |
| \$3E (\$5E) | SPH      | Stack Pointer High                     |
| \$3D (\$5D) | SPL      | Stack Pointer Low                      |
| \$3B (\$5B) | GIMSK    | General Interrupt MaSK Register        |
| \$3A (\$5A) | GIFR     | General Interrupt Flag Register        |
| \$39 (\$59) | TIMSK    | Timer/Counter Interrupt MaSK Register  |
| \$38 (\$58) | TIFR     | Timer/Counter Interrupt Flag Register  |
| \$35 (\$55) | MCUCR    | MCU general Control Register           |
| \$33 (\$53) | TCCR0    | Timer/Counter 0 Control Register       |
| \$32 (\$52) | TCNT0    | Timer/Counter 0 (8-bit)                |
| \$2F (\$4F) | TCCR1A   | Timer/Counter 1 Control Register A     |
| \$2E (\$4E) | TCCR1B   | Timer/Counter 1 Control Register B     |
| \$2D (\$4D) | TCNT1H   | Timer/Counter 1 High Byte              |
| \$2C (\$4C) | TCNT1L   | Timer/Counter 1 Low Byte               |
| \$2B (\$4B) | OCR1AH   | Output Compare Register A High Byte    |
| \$2A (\$4A) | OCR1AL   | Output Compare Register A Low Byte     |
| \$29 (\$49) | OCR1AH   | Output Compare Register B High Byte    |
| \$28 (\$48) | OCR1AL   | Output Compare Register B Low Byte     |
| \$25 (\$45) | ICR1H    | T/C 1 Input Capture Register High Byte |
| \$24 (\$44) | ICR1L    | T/C 1 Input Capture Register Low Byte  |
| \$21 (\$41) | WDTCR    | Watchdog Timer Control Register        |
|             |          |                                        |

## Basic registers of timers (cont.)



# Basic registers of timers (cont.) TCCRx

| Bit                         | 7      | 6         | 5          | 4          | 3                                | 2           | 1          | 0          |           |
|-----------------------------|--------|-----------|------------|------------|----------------------------------|-------------|------------|------------|-----------|
| ſ                           | FOC0   | WGM00     | COM01      | COM00      | WGM01                            | CS02        | CS01       | CS00       |           |
| Read/Write<br>Initial Value | W<br>0 | RW<br>0   | RW<br>0    | RW<br>0    | RW<br>0                          | RW<br>0     | RW<br>0    | RW<br>0    |           |
| FOC0                        | D'     | while     | generation | ng a wave  | his is a wr<br>Writing ompare ma | l to it can | uses the v | vave       | sed       |
| WGM00,                      | WGM(   | -         |            |            | ®.                               |             |            |            |           |
| 353                         | De     | 5 D3      |            | Timer0     | mode sele                        | ctor bits   |            |            |           |
|                             | 0      | 0         |            | Normal     |                                  |             |            |            |           |
|                             | 0      | 1         |            | CTC (C     | lear Timer                       | on Com      | pare Mat   | ch)        |           |
|                             | 1      | 0         |            | PWM,       | hase corre                       | ect         |            |            |           |
|                             | 1      | 1         |            | Fast PW    | /M                               |             |            |            |           |
| COM01:0                     | 0 D:   | 5 D4      | Comp       | are Outpu  | t Mode:                          |             |            |            |           |
|                             |        |           | These      | bits contr | ol the way                       | eform go    | enerator ( | see Chapt  | er 15).   |
| CS02:00                     | D2 I   | 01 D0 Tin | ner0 clocl | selector   |                                  |             |            |            |           |
|                             | 0      | 0 0       | No clo     | ck source  | e (Timer/C                       | ounter st   | opped)     |            |           |
|                             | 0      | 0 1       | clk (N     | o Prescali | ing)                             |             |            |            |           |
|                             | 0      | 1 0       | clk / 8    |            |                                  |             |            |            |           |
|                             | 0      | 1 1       | clk / 6    | 4          |                                  |             |            |            |           |
|                             |        | 0 0       | clk / 2    | 56         |                                  |             |            |            |           |
|                             | 0.23   | 0 1       | clk / 1    |            |                                  |             | 75         | V255V 1    |           |
|                             | 1      | 1 0       | Exterr     | al clock s | source on '                      | T0 pin. C   | lock on f  | alling edg | e.        |
|                             | 1      | 1 1       | Extern     | al clock s | source on '                      | Γ0 pin. C   | lock on r  | ising edge | <b>2.</b> |

### **Normal Mode**



## Basic registers of timers (cont.)

 Timer/Counter Interrupt Mask Register (TIMSK) → penentu jenis timer



 Timer/Counter Interrupt Flag Register (TIFR)→ penanda timer even

| Bit           | 7    | 6     | 5     | 4   | 3    | 2  | 1    | 0    |      |
|---------------|------|-------|-------|-----|------|----|------|------|------|
|               | TOV1 | OCF1A | OCF1B | -   | ICF1 | -  | TOVo | OCF0 | TIFR |
| Read/Write    | R/W  | R/W   | R/W   | R/W | R/W  | RW | R/W  | R/W  |      |
| Initial Value | 0    | 0     | 0     | 0   | 0    | 0  | 0    | 0    |      |

#### **TIMSK**

- Used to control which interrupts are "valid"
- TOIE1: Timer Overflow Interrupt Enable (Timer 1); If this bit is set and if global interrupts are enabled, the micro will jump to the Timer Overflow 1 interrupt vector upon Timer 1 Overflow.
- OCIE1A: Output Compare Interrupt Enable 1 A; If set and if global Interrupts are enabled, the micro will jump to the Output Compare A Interrupt vetor upon compare match.
- TICIE1: Timer 1 Input Capture Interrupt Enable; If set and if global Interrupts are enabled, the micro will jump to the Input Capture Interrupt vector upon an Input Capture event.
- TOIE0: Timer Overflow Interrupt Enable (Timer 0); Same as TOIE1, but for the 8-bit Timer 0.

#### **TIFR**

It holds the Timer Interrupt Flags corresponding to their enable bits in TIMSK

| Bit                                    | 7        | 6          | 5                                  | 4          | 3          | 2          | 1        | 0        |  |
|----------------------------------------|----------|------------|------------------------------------|------------|------------|------------|----------|----------|--|
| ĺ                                      | OCF2     | TOV2       | ICF1                               | OCF1A      | OCF1B      | TOVI       | OCF0     | TOV0     |  |
| Read/Write<br>Initial Value            | R/W<br>0 | R/W<br>0   | R/W<br>0                           | R/W<br>0   | R/W<br>0   | R/W<br>0   | R/W<br>0 | R/W<br>0 |  |
| TOV0                                   | D0       | Time       | r0 overfl                          | ow flag bi | t          |            |          |          |  |
|                                        | 0 =      | Timer0 d   | d not ov                           | erflow.    |            |            |          |          |  |
|                                        | 1 =      | Timer0 h   | as overfle                         | owed (goin | ng from \$ | FF to \$00 | )).      |          |  |
| OCF0 D1 Timer0 output compare flag bit |          |            |                                    |            |            | 50         |          |          |  |
|                                        | 0 =      | compare    | match di                           | d not occu | ır.        |            |          |          |  |
|                                        | 1 =      | compare    | match oc                           | curred.    |            |            |          |          |  |
| TOV1                                   | D2       | Time       | Timer1 overflow flag bit           |            |            |            |          |          |  |
| OCF1B                                  | D3       | Time       | Timer1 output compare B match flag |            |            |            |          |          |  |
| OCF1A                                  | D4       | Time       | Timer1 output compare A match flag |            |            |            |          |          |  |
| ICF1                                   | D5       |            | Input Capture flag                 |            |            |            |          |          |  |
| TOV2                                   | D6       | 30.00 mg 3 | r2 overflo                         | 10.50      |            |            |          |          |  |
| OCF2                                   | D7       |            | Timer2 output compare match flag   |            |            |            |          |          |  |

# Timer Counter Register Cont.

Output Compare Register (OCR1A/B)



Input Capture Register (ICR1)



# Clock settings in TCCR

| TCCRx |       |       | Synchronous Timer0 &           | Synchronous/Asynchronous                           |
|-------|-------|-------|--------------------------------|----------------------------------------------------|
| Bit 2 | Bit 1 | Bit 0 | Timer1 P <sub>CK</sub> = CK    | Timer2 P <sub>CK2</sub> = f (AS2)                  |
| CSx2  | CSx1  | CSx0  | Т <sub>СК0,1</sub>             | T <sub>CK2</sub>                                   |
| 0     | 0     | 0     | 0 (Timer Stopped)              | 0 (Timer Stopped)                                  |
| 0     | 0     | 1     | P <sub>CK</sub> (System Clock) | P <sub>CK2</sub> (System Clock/Asynchronous Clock) |
| 0     | 1     | 0     | P <sub>CK</sub> /8             | P <sub>CK2</sub> /8                                |
| 0     | 1     | 1     | P <sub>CK</sub> /64            | P <sub>CK2</sub> /32                               |
| 1     | 0     | 0     | P <sub>0</sub> /256            | P <sub>CK2</sub> /64                               |
| 1     | 0     | 1     | P <sub>CK</sub> /1024          | P <sub>CK2</sub> /128                              |
| 1     | 1     | 0     | External Pin Tx falling edge   | P <sub>CK2</sub> /256                              |
| 1     | 1     | 1     | External Pin Tx rising edge    | P <sub>CK2</sub> /1024                             |

$$TOV_{CK} = \frac{f_{CK}}{MaxVal}$$

 $TOV_{ck}$  = frekuensi timer overflow dalam satu detik  $f_{ck}$  = frekuensi clock ( $P_{ck}/N$ )

MaxVal = nilai maksimal TCNT ( $2_{jumlah\ bit\ pada\ TCNT}$ )

# Sample computing time

- Clock = 4MHz
- Required delay 184 ms
- Without precaler, need 736.000 cycles
- **timer0**, counting from 0 to 255
- **timer1**, counting from 0 to 65,535

| Prescaler | Clock Frequency | Timer Count |
|-----------|-----------------|-------------|
| 8         | 500 KHz         | 92.000      |
| 64        | 62.5 KHz        | 11.500      |
| 256       | 15.625 KHz      | 2875        |
| 1024      | 3906.25 Hz      | 718.75      |

## Example

Assume that the CPU is running with  $f_{CPU} = 3.69$  MHz and the resolution of the timer is 8 bit (MaxVal = 256). UsingTimer/Counter Overflow 0 withTCCR activate CS01.

- 1. How many times will timer overflow appear in one second?
- 2. If the TCCR setting is changed by activating CS01 and CS00, what will the change of setting's effect be on the timer/counter overflow interrupt?

#### Example

- MaxVal = 256
- $f_{CPU} = 3.69 \text{ MHz}$
- TCCRo [2:0] = 010  $\rightarrow P_{CK}/8$
- TCCRo [2:0] = 011  $\rightarrow$  P<sub>CK</sub>/64

$$TOV_{CK} = \frac{f_{CK}}{MaxVal} = \frac{(\frac{P_{CK}}{P_{Val}})}{MaxVal} = \frac{P_{CK}}{(P_{Val}*MaxVal)}$$

$$TOV_{CK} = \frac{3.69Mhz}{(8*256)} = \sim 1802 \rightarrow \text{every o.55 ms an overflow occurs}$$

$$TOV_{CK} = \frac{3.69Mhz}{(64*256)} = \sim 225 \rightarrow \text{every 4.4 ms an overflow occurs}$$

Range timer overflow every 69μs – 71 ms

# Steps to activate Timer/Counter Overflow Interrupt

- 1. Setting the values of TCCR0/TCCR1A/TCCR1B
- 2. Setting the values of TIFR
- 3. Setting the clock in TIMSK
- 4. Activate global Interrupt using SEI instruction

# Steps to activate Timer/Counter Compare Interrupt

- 1. Setting the values of TCCR0/TCCR1A/TCCR1B
- 2. Setting the values of TIFR
- 3. Setting the clock in TIMSK
- 4. Load OCR0/OCR1A/OCR1B with a value [0..MaxVal] which the timer will be checked against every timer cycle.
- 5. Activate global Interrupt using SEI instruction

#### Sample programs

Int\_OV.asm : Timero overflow

Counter\_Compare.asm : Timero compare

TOvComp.asm : Timero overflow & compare

T1\_OV : Timer1 overflow

T1\_COMP : Timer1 compare

T1\_OVCOMP : Timer1 overflow & compare

OVCompExint : Overflow, Compare, ExtInt

### Sample programs

- No Pre scaling clock (using system clock)
- Uses Timer 0 to generate 2 types of timer interrupt: overflow and compare
- The interrupt will appear twice: it will complement the data at port B at the 128<sup>th</sup> tick, and complement the data at port A when overflow happens.

## Sample Programs

- Uses system clock / 8
- Uses Timer 1 to generate 2 types of timer interrupt: overflow and compare
- The interrupt will appear twice: it will complement the data at port B at the 65280<sup>th</sup> tick, and complement the data at port A when overflow happens.